Fast Control for Reversible Processors

Publikation: Bidrag til bog/antologi/rapportKonferencebidrag i proceedingsForskningfagfællebedømt

Dokumenter

  • Fulltext

    Accepteret manuskript, 248 KB, PDF-dokument

Reversible processors implemented using reversible gates has a potential for extreme low power dissipation. Very few designs for reversible processors have been made - we are aware only of the Pendulum and Bob processors. The Pendulum processor has a reversible instruction set (PISA), and has been implemented using classical, irreversible logic gates in CMOS. Bob has a gate-level design using reversible gates, but has not been realised in physical hardware.

In this paper, we will focus on the control part of reversible processors, assuming very little about the available data-processing instructions and their implementation.

The reversible instruction sets PISA and BobISA (the ISA for Bob) use identical control-flow mechanisms that ensure instruction-level reversibility without imposing restrictions on instruction sequences. We review this mechanism and find it relatively costly. So we propose two modifications to the mechanism that allow faster implementation in reversible hardware and which do not significantly complicate code generation. We show a reversible circuit diagram for the complete control step for 16-bit instruction addresses.

OriginalsprogEngelsk
TitelReversible Computation : 14th International Conference, RC 2022 Urbino, Italy, July 5–6, 2022 Proceedings
RedaktørerCA Mezzina, K Podlaski
ForlagSpringer
Publikationsdato2022
Sider51-64
ISBN (Trykt)978-3-031-09004-2
DOI
StatusUdgivet - 2022
Begivenhed14th International Conference on Reversible Computation (RC) - Urbino, Italien
Varighed: 5 jul. 20226 jul. 2022

Konference

Konference14th International Conference on Reversible Computation (RC)
LandItalien
ByUrbino
Periode05/07/202206/07/2022
NavnLecture Notes in Computer Science
Vol/bind13354
ISSN0302-9743

ID: 326678935